

April 1988 Revised August 1999

# 74F620 • 74F623 Inverting Octal Bus Transceiver with 3-STATE Outputs

#### **General Description**

These devices are octal bus transceivers designed for asynchronous two-way data flow between the A and B busses. Both busses are capable of sinking  $64\,\mathrm{mA}$  and have 3-STATE outputs. Dual enable pins (GAB, GBA) allow data transmission from the A bus to the B bus or from the B bus to the A bus. The 74F620 is an inverting option of the 74F623.

#### **Features**

- Designed for asynchronous two-way data flow between busses
- Outputs sink 64 mA
- Dual enable inputs control direction of data flow
- Guaranteed 4000V minimum ESD protection
- 74F620 is an inverting option of the 74F623

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74F620PC     | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |
| 74F623SC     | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74F623PC     | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbol**



#### **Connection Diagram**



FAST® is a registered trademark of Fairchild Semiconductor Corporation

## **Unit Loading/Fan Out**

| Pin Names                      | Description     | U.L.      | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------|-----------------|-----------|-----------------------------------------|--|
| Pin Names                      | Description     | HIGH/LOW  | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| GBA, GAB                       | Enable Inputs   | 1.0/1.0   | 20 μA/-0.6 mA                           |  |
| A <sub>0</sub> -A <sub>7</sub> | A Inputs or     | 3.5/1.083 | 70 μA/–0.4 mA                           |  |
|                                | 3-STATE Outputs | 150/40    | −3 mA/64 mA                             |  |
| B <sub>0</sub> –B <sub>7</sub> | B Inputs or     | 3.5/1.083 | 70 μA/–0.4 mA                           |  |
|                                | 3-STATE Outputs | 150/40    | −3 mA/64 mA                             |  |

#### **Functional Description**

The enable inputs GAB and  $\overline{G}BA$  control whether data is transmitted from the A bus to the B bus or from the B bus to the A bus. If both  $\overline{G}BA$  and GAB are disabled ( $\overline{G}BA$  HIGH and GAB LOW), the outputs are in the high impedance state and data is stored at the A and B busses. When  $\overline{G}BA$  is active LOW, B data is sent to the A bus. When GAB is active HIGH, data from the A bus is sent to the B bus. If both enable inputs are active ( $\overline{G}BA$  LOW and GAB HIGH) B data is sent to the A bus while A data is sent to the B bus.

#### **Function Table**

| Enable Inputs |     | Operation        |                  |  |  |
|---------------|-----|------------------|------------------|--|--|
| GBA           | GAB | 74F620           | 74F623           |  |  |
| L             | L   | B Data to A Bus  | B Data to A Bus  |  |  |
| Н             | Н   | A Data to B Bus  | A Data to B Bus  |  |  |
| Н             | L   | Z                | Z                |  |  |
| L             | Н   | B Data to A Bus, | B Data to A Bus, |  |  |
|               |     | A Data to B Bus  | A Data to B Bus  |  |  |

H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance

# **Logic Diagrams**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ 

Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V)

 $\begin{array}{ll} \text{Standard Output} & -0.5 \text{V to V}_{\text{CC}} \\ \text{3-STATE Output} & -0.5 \text{V to +5.5 V} \end{array}$ 

Current Applied to Output

# Recommended Operating Conditions

Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## **DC Electrical Characteristics**

| Symbol                             | Parameter                             | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                                                 |
|------------------------------------|---------------------------------------|------|-----|------|-------|-----------------|------------------------------------------------------------|
| V <sub>IH</sub>                    | Input HIGH Voltage                    |      |     |      | V     |                 | Recognized as a HIGH Signal                                |
| V <sub>IL</sub>                    | Input LOW Voltage                     |      |     | 8.0  | V     |                 | Recognized as a LOW Signal                                 |
| V <sub>CD</sub>                    | Input Clamp Diode Voltage             |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA (Non I/O Pins)                    |
| V <sub>OH</sub>                    | Output HIGH 10% V <sub>CC</sub>       | 2.0  |     |      | V     | Min             | $I_{OH} = -15 \text{ mA } (A_n, B_n)$                      |
| V <sub>OL</sub>                    | Output LOW 10% V <sub>CC</sub>        |      |     | 0.55 | V     | Min             | I <sub>OL</sub> = 64 mA (A <sub>n</sub> , B <sub>n</sub> ) |
| I <sub>IH</sub>                    | Input HIGH<br>Current                 |      |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V                                     |
| I <sub>BVI</sub>                   | Input HIGH Current<br>Breakdown Test  |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V (GBA, GAB)                          |
| I <sub>BVIT</sub>                  | Input HIGH Current<br>Breakdown (I/O) |      |     | 0.5  | mA    | Max             | $V_{IN} = 5.5V (A_n, B_n)$                                 |
| I <sub>CEX</sub>                   | Output HIGH<br>Leakage Current        |      |     | 50   | μА    | Max             | $V_{OUT} = V_{CC}$                                         |
| V <sub>ID</sub>                    | Input Leakage<br>Test                 | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu A$<br>All Other Pins Grounded            |
| I <sub>OD</sub>                    | Output Leakage<br>Circuit Current     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded       |
| I <sub>IL</sub>                    | Input LOW Current                     |      |     | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V (Non I/O Pins)                      |
| I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current                |      |     | 70   | μΑ    | Max             | $V_{OUT} = 2.7V (A_n, B_n)$                                |
| I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Current                |      |     | -650 | μΑ    | Max             | $V_{OUT} = 0.5V (A_n, B_n)$                                |
| Ios                                | Output Short-Circuit Current          | -100 |     | -225 | mA    | Max             | V <sub>OUT</sub> = 0V                                      |
| I <sub>ZZ</sub>                    | Bus Drainage Test                     |      |     | 500  | μΑ    | 0.0V            | V <sub>OUT</sub> = 5.25V                                   |
| I <sub>CCH</sub>                   | Power Supply Current (74F620)         |      |     | 82   | mA    | Max             | $V_O = HIGH, V_{IN} = 0.2V$                                |
| I <sub>CCL</sub>                   | Power Supply Current (74F620)         |      |     | 82   | mA    | Max             | $V_O = LOW$                                                |
| I <sub>CCZ</sub>                   | Power Supply Current (74F620)         |      |     | 95   | mA    | Max             | V <sub>O</sub> = HIGH Z                                    |
| I <sub>CCH</sub>                   | Power Supply Current (74F623)         |      |     | 65   | mA    | Max             | V <sub>O</sub> = HIGH                                      |
| I <sub>CCL</sub>                   | Power Supply Current (74F623)         |      |     | 82   | mA    | Max             | $V_O = LOW, V_{IN} = 0.2V$                                 |
| I <sub>CCZ</sub>                   | Power Supply Current (74F623)         |      |     | 85   | mA    | Max             | V <sub>O</sub> = HIGH Z                                    |

# **AC Electrical Characteristics**

| Symbol           | Parameter                      |     | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |     | $T_A = 0$ °C to $+70$ °C $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |
|------------------|--------------------------------|-----|-------------------------------------------------------------|-----|-----|-----------------------------------------------------------------|-----|
|                  |                                |     |                                                             |     |     |                                                                 |     |
|                  |                                |     |                                                             |     |     |                                                                 |     |
|                  |                                | Min | Тур                                                         | Max | Min | Max                                                             |     |
| t <sub>PLH</sub> | Propagation Delay              | 2.5 |                                                             | 7.5 | 2.0 | 8.0                                                             | ns  |
| t <sub>PHL</sub> | A Input to B Output (74F620)   | 2.0 |                                                             | 7.0 | 2.0 | 7.0                                                             | 115 |
| t <sub>PLH</sub> | Propagation Delay              | 2.5 |                                                             | 7.5 | 2.0 | 8.0                                                             | ns  |
| t <sub>PHL</sub> | B Input to A Output (74F620)   | 2.0 |                                                             | 7.0 | 2.0 | 7.0                                                             | 115 |
| t <sub>PLH</sub> | Propagation Delay              | 1.5 |                                                             | 6.5 | 1.5 | 7.5                                                             | ne  |
| t <sub>PHL</sub> | A Input to B Output (74F623)   | 2.0 |                                                             | 7.0 | 2.0 | 7.5                                                             | ns  |
| t <sub>PLH</sub> | Propagation Delay              | 1.5 |                                                             | 6.5 | 1.5 | 7.5                                                             | ns  |
| t <sub>PHL</sub> | B Input to A Output (74F623)   | 2.0 |                                                             | 7.0 | 2.0 | 7.5                                                             |     |
| t <sub>PZH</sub> | Enable Time                    | 2.0 |                                                             | 7.0 | 2.0 | 8.0                                                             |     |
| t <sub>PZL</sub> | GBA Input to A Output          | 2.5 |                                                             | 8.0 | 2.0 | 8.5                                                             | ns  |
| t <sub>PHZ</sub> | Disable Time                   | 1.5 |                                                             | 6.5 | 1.5 | 7.5                                                             | 115 |
| t <sub>PLZ</sub> | GBA Input to A Output          | 1.0 |                                                             | 5.5 | 1.0 | 5.5                                                             |     |
| t <sub>PZH</sub> | Enable Time                    | 2.0 |                                                             | 7.5 | 2.0 | 8.5                                                             |     |
| t <sub>PZL</sub> | GAB Input to B Output (74F620) | 3.0 |                                                             | 8.0 | 2.0 | 8.5                                                             | ns  |
| t <sub>PHZ</sub> | Disable Time                   | 2.5 |                                                             | 8.0 | 2.0 | 9.0                                                             |     |
| t <sub>PLZ</sub> | GAB Input to B Output (74F620) | 2.0 |                                                             | 7.5 | 2.0 | 8.0                                                             |     |
| t <sub>PZH</sub> | Enable Time                    | 2.0 |                                                             | 7.5 | 2.0 | 8.5                                                             |     |
| t <sub>PZL</sub> | GAB Input to B Output (74F623) | 2.5 |                                                             | 8.0 | 2.0 | 8.5                                                             | ns  |
| t <sub>PHZ</sub> | Disable Time                   | 2.0 |                                                             | 8.0 | 2.0 | 9.0                                                             | 115 |
| t <sub>PLZ</sub> | GAB Input to B Output (74F623) | 2.0 |                                                             | 8.0 | 2.0 | 8.0                                                             |     |



20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M20B



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com