# Power MOSFET, N-Channel, UniFET™ II

500 V, 4 A, 1.5 Ω

UniFET II MOSFET is ON Semiconductor's high voltage MOSFET family based on advanced planar stripe and DMOS technology. This advanced MOSFET family has the smallest on–state resistance among the planar MOSFET, and also provides superior switching performance and higher avalanche energy strength. In addition, internal gate–source ESD diode allows UniFET II MOSFET to withstand over 2 kV HBM surge stress. This device family is suitable for switching power converter applications such as power factor correction (PFC), flat panel display (FPD) TV power, ATX and electronic lamp ballasts.

#### **Features**

- $R_{DS(on)} = 1.38 \Omega$  (Typ.) @  $V_{GS} = 10 \text{ V}$ ,  $I_D = 2 \text{ A}$
- Low Gate Charge (Typ. 9 nC)
- Low C<sub>rss</sub> (Typ. 4 pF)
- 100% Avalanche Tested
- Improved dv/dt Capability
- ESD Improved Capability
- These Devices are Pb-Free and are RoHS Compliant

#### **Applications**

- LCD / LED TV
- Lighting
- Charger / Adapter



#### ON Semiconductor®

www.onsemi.com





IPAK3 CASE 369AR

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 2 of this data sheet.

#### **MAXIMUM RATINGS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                                            | Value                               | Unit        |      |
|-----------------------------------|------------------------------------------------------|-------------------------------------|-------------|------|
| V <sub>DSS</sub>                  | Drain-to-Source Voltage                              |                                     | 500         | V    |
| V <sub>GSS</sub>                  | Gate-to-Source Voltage                               |                                     | ±25         | V    |
| I <sub>D</sub>                    | Drain Current                                        | Continuous (T <sub>C</sub> = 25°C)  | 4           | Α    |
|                                   |                                                      | Continuous (T <sub>C</sub> = 100°C) | 2.4         |      |
| I <sub>DM</sub>                   | Drain Current                                        | Pulsed (Note 1)                     | 16          | Α    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 2)               |                                     | 304         | mJ   |
| I <sub>AR</sub>                   | Avalanche Current (Note 1)                           |                                     | 4           | Α    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                 |                                     | 6.2         | mJ   |
| dv/dt                             | Peak Diode Recovery (Note 3)                         |                                     | 10          | V/ns |
| $P_{D}$                           | Power Dissipation                                    | T <sub>C</sub> = 25°C               | 62          | W    |
|                                   |                                                      | Derate Above 25°C                   | 0.5         | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range              |                                     | -55 to +150 | °C   |
| TL                                | Maximum Lead Temperature for Soldering Purposes (1/8 | 300                                 | °C          |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Repetitive Rating: Pulse width limited by maximum junction temperature.

2.  $I_{AS} = 4 \text{ A}$ ,  $V_{DD} = 50 \text{ V}$ , L = 38 mH,  $R_G = 25 \Omega$ , starting  $T_J = 25^{\circ}C$ .

3.  $I_{SD} \le 4 \text{ A}$ ,  $di/dt \le 200 \text{ A}/\mu\text{s}$ ,  $V_{DD} \le BV_{DSS}$ , Starting  $T_J = 25^{\circ}C$ .

## THERMAL CHARACTERISTICS

| Symbol          | Parameter                               | Value | Unit |
|-----------------|-----------------------------------------|-------|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | 2.0   | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | 90    |      |

## PACKAGE MARKING AND ORDERING INFORMATION

| Part Number | Top Mark  | Package | Packing Method | Reel Size | Tape Width | Quantity |
|-------------|-----------|---------|----------------|-----------|------------|----------|
| FDU5N50NZTU | FDU5N50NZ | IPAK    | Tube           | N/A       | N/A        | 75 units |

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise specified)

| Symbol                         | Parameter                                            | Test Condition                                                                          | Min | Тур  | Max | Unit |
|--------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|
| OFF CHARA                      | CTERISTICS                                           |                                                                                         |     |      |     | -    |
| $BV_DSS$                       | Drain-to-Source Breakdown Voltage                    | $I_D = 250 \mu A, V_{GS} = 0 V, T_J = 25^{\circ} C$                                     | 500 |      |     | V    |
| $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient         | I <sub>D</sub> = 250 μA, Referenced to 25°C                                             |     | 0.5  |     | V/°C |
| I <sub>DSS</sub>               | Zero Gate Voltage Drain Current                      | V <sub>DS</sub> = 500 V, V <sub>GS</sub> = 0 V                                          |     |      | 1   | μΑ   |
|                                |                                                      | V <sub>DS</sub> = 400 V, T <sub>C</sub> = 125°C                                         |     |      | 10  |      |
| I <sub>GSS</sub>               | Gate-to-Body Leakage Current                         | $V_{GS} = \pm 25 \text{ V}, V_{DS} = 0 \text{ V}$                                       |     |      | ±10 | μΑ   |
| ON CHARAC                      | TERISTICS                                            |                                                                                         |     |      |     |      |
| V <sub>GS(th)</sub>            | Gate Threshold Voltage                               | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                      | 3.0 |      | 5.0 | V    |
| R <sub>DS(on)</sub>            | Static Drain-to-Source On Resistance                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2 A                                            |     | 1.38 | 1.5 | Ω    |
| 9 <sub>FS</sub>                | Forward Transconductance                             | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 2 A                                            |     | 3.54 |     | S    |
| DYNAMIC CH                     | HARACTERISTICS                                       |                                                                                         |     |      |     |      |
| C <sub>iss</sub>               | Input Capacitance                                    | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz                                |     | 330  | 440 | pF   |
| C <sub>oss</sub>               | Output Capacitance                                   |                                                                                         |     | 50   | 70  | 1    |
| C <sub>rss</sub>               | Reverse Transfer Capacitance                         |                                                                                         |     | 4    | 6   |      |
| Q <sub>g(tot)</sub>            | Total Gate Charge at 10 V                            | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 4 A,<br>V <sub>GS</sub> = 10 V (Note 4)       |     | 9    | 12  | nC   |
| $Q_{gs}$                       | Gate-to-Source Gate Charge                           |                                                                                         |     | 2    |     |      |
| Q <sub>gd</sub>                | Gate-to-Drain "Miller" Charge                        |                                                                                         |     | 4    |     |      |
| SWITCHING                      | CHARACTERISTICS                                      |                                                                                         |     |      |     |      |
| t <sub>d(on)</sub>             | Turn-On Delay Time                                   | V <sub>DD</sub> = 250 V, I <sub>D</sub> = 4 A,                                          |     | 12   | 35  | ns   |
| t <sub>r</sub>                 | Turn-On Rise Time                                    | $V_{GS}$ = 10 V, $R_G$ = 25 $\Omega$ (Note 4)                                           |     | 22   | 55  |      |
| t <sub>d(off)</sub>            | Turn-Off Delay Time                                  |                                                                                         |     | 28   | 65  |      |
| t <sub>f</sub>                 | Turn-Off Fall Time                                   |                                                                                         |     | 21   | 50  |      |
| DRAIN-SOU                      | RCE DIODE CHARACTERISTICS                            |                                                                                         |     | _    |     |      |
| IS                             | Maximum Continuous Drain to Source Dioc              | le Forward Current                                                                      |     |      | 4   | Α    |
| I <sub>SM</sub>                | Maximum Pulsed Drain to Source Diode Forward Current |                                                                                         |     |      | 16  | 1    |
| $V_{SD}$                       | Drain to Source Diode Forward Voltage                | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 4 A                                            |     |      | 1.4 | V    |
| t <sub>rr</sub>                | Reverse Recovery Time                                | $V_{GS} = 0 \text{ V, } I_{SD} = 4 \text{ A,}$<br>$dI_F/dt = 100 \text{ A/}\mu\text{s}$ |     | 210  |     | ns   |
| Q <sub>rr</sub>                | Reverse Recovery Charge                              |                                                                                         |     | 1.1  |     | μС   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Essentially independent of Operating Temperature Typical Characteristics.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage



Figure 5. Capacitance Characteristics



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 6. Gate Charge Characteristics

#### **TYPICAL CHARACTERISTICS**

3.0



Figure 7. Breakdown Voltage Variation vs. Temperature







Figure 9. Maximum Safe Operating Area vs.

Case Temperature

Figure 10. Maximum Drain Current



Figure 11. Transient Thermal Response Curve



Figure 12. Gate Charge Test Circuit & Waveform



Figure 13. Resistive Switching Test Circuit & Waveforms



Figure 14. Unclamped Inductive Switching Test Circuit & Waveforms





Figure 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms

DPAK3 (IPAK) CASE 369AR ISSUE O

**DATE 30 SEP 2016** 





- A) ALL DIMENSIONS ARE IN MILLIMETERS.
- B) THIS PACKAGE CONFORMS TO JEDEC, TO-251, ISSUE C, VARIATION AA, DATED SEP 1988.
- C) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

| DOCUMENT NUMBER: 98AON13815G |              | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                 | DPAK3 (IPAK) | •                                                                                                                                                                                   | PAGE 1 OF 1 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales