# 8-Bit Dual Supply Bus Transceiver with Configurable Output Voltage and 3-State Outputs #### **Product Features** - 2.7V to 3.6V on A-port and 3V to 5.5V on B-port - Latch-up performance exceeds 200mA Per JESD78 - ESD protection exceeds JESD22 2000V Human-Body Model (A114-B) 200V Machine Model (A115-A) - Industrial Temperature: -40°C to +85°C - Packages (Pb-free available): - 24-pin 173-mil wide plastic TSSOP (L) (Pb-free & Green available) - 24-pin 150-mil wide plastic OSOP (O) - 24-pin 300-mil wide plastic SOIC (S) # Logic Block Diagram # Truth Table<sup>(1)</sup> | Inputs | | Outputs | |--------|-----|---------------------| | ŌE | DIR | | | L | L | Bus B Data to Bus A | | L | Н | Bus A Data to Bus B | | Н | X | Z (Isolation) | #### Note: - H = High Signal Level X = Don't Care or Irrelevant - L = Low Signal Level Z = High Impedance 1 ### **Product Description** Pericom Semiconductor's PI74LVC series of logic circuits are produced using the Company's advanced submicron CMOS technology, achieving industry leading speed. The PI74LVCC3245A is a non-inverting 8-bit Bidirectional Transceiver that uses two seperate power supply rails. A-port ( $V_{CCA}$ ) is set to operate at 3.3V and B-port ( $V_{CCB}$ ) is set to operate from 3.3V to 5V. This allows for translation from a 3.3V to a 5V environment and vice-versa. This tranceiver is designed for asynchronous two-way communication between data buses. The direction control input pin (DIR) determines the dataflow from the A bus to the B bus or from the B bus to the A bus. The output enable ( $\overline{OE}$ ) input, when HIGH, disables both A and B ports by placing them in HIGH Z condition. ### **Product Pin Configuration** | (3.3V) VCCA | 1 | 24 VCCB (3.3V to 5V) | |-------------|----|----------------------| | DIR [ | 2 | 23 NC | | A1 [ | 3 | 22 DE | | A2 [ | 4 | 21 B1 | | A3 [ | 5 | 20 B2 | | A4 [ | 6 | 19 🛘 B3 | | A5 [ | 7 | 18 🗖 B4 | | A6 [ | 8 | 17 B5 | | A7 [ | 9 | 16 🛘 B6 | | A8 [ | 10 | 15 B7 | | GND [ | 11 | 14 B8 | | GND [ | 12 | 13 GND | | | | | **Product Pin Description** | roduct i in Description | | | | | |------------------------------------|-------------------------------------------|--|--|--| | Pin Name | Description | | | | | ŌĒ | 3-State Output Enable Inputs (Active LOW) | | | | | DIR | Direction Control Input | | | | | Ax | Side A Inputs or 3-State Outputs | | | | | Bx | Side B Inputs or 3-State Outputs | | | | | NC | NO Internal Connect | | | | | GND | Ground | | | | | V <sub>CCA</sub> ,V <sub>CCB</sub> | Power | | | | ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | <u></u> | | |-------------------------------------------------------------|-----------------------------| | Supply voltage range, V <sub>CCA</sub> and V <sub>CCB</sub> | | | Input voltage range, $V_I^{(2)}$ : I/O ports (A-port) | $-0.5V$ to $V_{CCA} + 0.5V$ | | I/O ports (B-port) | $-0.5V$ to $V_{CCB}+0.5V$ | | Control Pins | $-0.5V$ to $V_{CCA} + 0.5V$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> <0) | 50mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> <0) | 50mA | | Continous Output Current I <sub>O</sub> | ±50mA | | Continous Current through each V <sub>CC</sub> or GND pin | | | Package thermal impedance, $\theta_{JA}^{(3)}$ : package L | 84°C/W | | package Q | 98°C/W | | package S | 79°C/W | | Storage Temperature range, T <sub>stg</sub> | 65°C to 150°C | #### **Notes:** Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. This value is limited to 7V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51 PS8702A 09/10/03 2 # Recommended Operating Conditions<sup>(4)</sup> | Parameter | Description | | V <sub>CCA</sub> | V <sub>CCB</sub> | Min. | Nom. | Max. | Units | |---------------------------------------------------------|------------------------------------|--------------------------------------------------------|------------------|------------------|------|------|------------------|-------| | $V_{CCA}$ | Supply Voltage | | | | 2.7 | 3.3 | 3.6 | | | V <sub>CCB</sub> | Supply Voltage | | | | 3 | 5 | 5.5 | | | | | $V_{OB} \le 0.1V$ or $V_{OB} \ge V_{CCB} - 0.1V$ | 2.7V | 3V | 2 | | | | | $V_{\mathrm{IHA}}$ | High-Level Input Voltage | | 3.0V | 3.6V | 2 | | | | | | | | 3.6V | 5.5V | 2 | | | | | | | | 2.7V | 3V | 2 | | | | | $V_{IHB}$ | High-Level Input Voltage | $V_{OA} \le 0.1V$<br>or $V_{OA} \ge V_{CCA} - 0.1V$ | 3.0V | 3.6V | 2 | | | | | | | or voa = vcca o.rv | 3.6V | 5.5V | 3.85 | | | | | | | | 2.7V | 3V | | | 0.8 | | | $V_{ILA}$ | Low-Level Input Voltage | $V_{OB} \le 0.1 V$<br>or $V_{OB} \ge V_{CCB} - 0.1 V$ | 3.0V | 3.6V | | | 0.8 | | | | | OI VOB = VCCB O.IV | 3.6V | 5.5V | | | 0.8 | | | | | | 2.7V | 3V | | | 0.8 | | | $V_{\rm ILB}$ | Low-Level Input Voltage | $V_{OA} \le 0.1V$<br>or $V_{OA} \ge V_{CCA} - 0.1V$ | 3.0V | 3.6V | | | 0.8 | V | | | | or voa = vcca o.rv | 3.6V | 5.5V | | | 1.65 | | | | | $V_{OA} \le 0.1V$ | 2.7V | 3V | 2 | | | | | V <sub>IH</sub> High-Level Input Voltage (Control Pins) | or $V_{OA} \ge V_{CCA} - 0.1V$ , | 3.0V | 3.6V | 2 | | | ] | | | | (Control Phis) | $ or V_{OB} \le 0.1V $ $ or V_{OB} \ge V_{CCB} -0.1V $ | 3.6V | 5.5V | 2 | | | | | | | $V_{OA} \le 0.1V$ | 2.7V | 3V | | | 0.8 | | | $V_{\mathrm{IL}}$ | Low-Level Input Voltage | or $V_{OA} \ge V_{CCA} - 0.1V$ , | 3.0V | 3.6V | | | 0.8 | | | | (Control Pins) | $ or V_{OB} \le 0.1V $ $ or V_{OB} \ge V_{CCB} -0.1V $ | 3.6V | 5.5V | | | 0.8 | | | V <sub>IA</sub> | Input Voltage | | | | 0 | | V <sub>CCA</sub> | | | $V_{IB}$ | Input Voltage | | | | 0 | | V <sub>CCB</sub> | | | V <sub>OA</sub> | Output Voltage | | | | 0 | | V <sub>CCA</sub> | | | V <sub>OB</sub> | Output Voltage | | | | 0 | | V <sub>CCB</sub> | | | I | High-level output Current | | 2.7V | 3V | | | -12 | | | $I_{OHA}$ | riigii-ievei output Current | | 3.3V | 3V | | | -24 | | | Love | High-level output Current | | 2.7V | 3.3V | | | -12 | | | I <sub>OHB</sub> | riigii-ievei output Current | | 3.3V | 3V | | | -24 | mA | | Lov | Low lovel output Current | | 2.7V | 3V | | | 12 | IIIA | | I <sub>OLA</sub> | A Low-level output Current | | 3.3V | 3V | | | 24 | 1 | | I <sub>OLB</sub> Low-l | Low-level output Current | | 2.7V | 3.3V | | | 12 | | | | Low-level output Current | | 3.3V | 3V | | | 24 | | | $\Delta t/\Delta v$ | Input transition Rise or Fall Rate | | | | | | 10 | ns/v | | TA | Operating Free-Air Temperature | | | | -40 | | 85 | °C | Note: 4. All unused inputs of the device must be held at the associated V<sub>CC</sub> or GND to ensure proper device operation. 3 **DC Electrical Characteristics** (Over the Operating Range, $T_A = -40$ °C to +85°C) | Parameters | Description | <b>Test Conditions</b> | V <sub>CCA</sub> | V <sub>CCB</sub> | Min. | Тур. | Max. | Units | |--------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------|------|------|-------| | | | $I_{OH} = -100 \mu A$ | 3V | 3V | 2.9 | 3 | | | | | | $I_{OH} = -12mA$ $\frac{2.7V}{3V}$ | 3V | 2.2 | 2.5 | | | | | $V_{OHA}$ | Minimum High Level Output Voltage (Port A) | | 3V | 3V | 2.4 | 2.8 | | | | | Output voltage (Fort A) | . 24 | 3V | 3V | 2.2 | 2.6 | | 1 | | | | $I_{OH} = -24 \text{mA}$ | | 4.5V | 2 | 2.4 | | | | | | $I_{OH} = -100 \mu A$ | 3V | 3V | 2.9 | 3 | | 1 | | <b>3</b> 7 | Minimum High Level | $I_{OH} = -12mA$ | 2.7V | 3V | 2.4 | 2.8 | | | | $V_{OHB}$ | Output Voltage (Port B) | . 24 | 3V | 3V | 2.2 | 2.6 | | 1 | | | | $I_{OH} = -24 \text{mA}$ | 2.7V | 4.5V | 3.2 | 4.2 | | V | | | | $I_{OL} = 100 \mu A$ | 3V | 3V | | | 0.1 | 1 | | ¥ 7 | Maximum Low Level | $I_{OL} = 12mA$ | 2.7V | 3V | | 0.1 | 0.5 | 1 | | $V_{OLA}$ | Output Voltage (Port A) | | 3V | 3V | | 0.2 | 0.5 | | | | | $I_{OL} = 24mA$ | 2.7V | 4.5V | | 0.2 | 0.5 | | | | | $I_{OL} = 100 \mu A$ | 3V | 3V | | | 0.1 | | | | Maximum Low Level | $I_{OL} = 12mA$ | 2.7V | 3V | | 0.1 | 0.5 | | | Vorb | Output Voltage (Port B) | | 3V | 3V | | 0.2 | 0.5 | | | | | $I_{OL} = 24 \text{mA}$ | | 4.5V | | 0.2 | 0.5 | | | | Maximum Input Leakage | 3.6 | 3.6V | 3.6V | | | ±1 | | | $I_{I}$ | Current (Control Inputs) | $V_{\rm I} = V_{\rm CCA}$ or GND | | 5.5V | | | ±1 | | | I <sub>OZ</sub> <sup>(5)</sup> | Maximum 3-State Output Leakage Current (A or B ports) | $\begin{aligned} &V_I = V_{IL} \text{ or } V_{IH}, \\ &\overline{OE} = V_{CCA} V_O = V_{CCA/B} \\ &\text{ or } GND \end{aligned}$ | 3.6V | 3.6V | | | ±5 | | | - | Quiescent V <sub>CCA</sub> | A port = $V_{CCA}$ or GND,<br>$I_O = 0$ | 3.6V | Open | | | 10 | μΑ | | $I_{CCA}$ | Supply Current | B to A, B-Port = $V_{CCB}$ | 3.6V | 3.6V | | | 10 | 1 | | | or GND, $I_O$ (A port) = 0 | | 5.5V | | | 10 | | | | т | Quiescent V <sub>CCB</sub> | A to B, A port = $V_{CCA}$ | 3.6V | 3.6V | | | 10 | | | $I_{CCB}$ | Supply Current | or GND, $I_O(B \text{ port}) = 0$ | | 5.5V | | | 10 | | | | I <sub>CC</sub> per input (A port) | One input $V_I = V_{CCA} - 0.6V$ , other inputs = $V_{CCA}$ or GND, $\overrightarrow{OE} = GND$ and DIR = $V_{CCA}$ | 3.6V | 3.6V | | | 50 | | | I <sub>CC</sub> <sup>(6)</sup> | $I_{CC}$ per input $(\overline{OE})$ | $V_{I} = V_{CCA} - 0.6V,$ other inputs = $V_{CCA}$ or GND, DIR = $V_{CCA}$ | 3.6V | 3.6V | | | 50 | μΑ | | | I <sub>CC</sub> per input (DIR) | $V_{I} = V_{CCA} - 0.6V,$ other inputs = $V_{CCA}$ or GND, $\overline{OE} = GND$ | 3.6V | 3.6V | | | 50 | | | | I <sub>CC</sub> per input (B Port) | One Input $V_I = V_{CCB} - 2.1V$ ,<br>other inputs = $V_{CCB}$ or GND,<br>$\overline{OE} = GND$ and DIR = GND | 3.6V | 5.5V | | 0.7 | 1.5 | mA | #### **Notes:** <sup>5.</sup> For I/O ports, the parameter $I_{\mbox{\scriptsize OZ}}$ includes the input leakage current. <sup>6.</sup> This is the increase in supply current for each input that is at one of the specified voltage levels, rather than 0V or the associated $V_{CC}$ . # **Capacitance** $(T_A = 25^{\circ}C)$ | Parameters | Description | Test Co | Тур. | Units | | |------------------|----------------------------------------|-------------------------------|-----------------------------------|-------|--| | $C_{IN}$ | Control Input Capacitance | $V_I = V_{CCA}$ or GND, $V_C$ | 2.6 | | | | C <sub>I/O</sub> | Input/Output Capacitance (A or B port) | $V_{I/O} = V_{CCA/B}$ or GND, | 9 | pF | | | C | Power Dissipation Capaci- | Outputs Enabled | $V_{CCA} = 3.3V$ , $V_{CCB} = 5V$ | 22 | | | $C_{PD}$ | tance (7) | Outputs Disabled | $C_L = 0pF, f = 10MHz$ | 2.4 | | #### **Notes:** # AC Electrical Characteristics (Over Operating Range, $T_A = -40$ °C to +85°C) | Parameters | From To | | $V_{CCA} = 2.7V \text{ to } 3.6V,$<br>$V_{CCB} = 5V \pm 0.5V$ | | $V_{\text{CCA}} = 2.$ $V_{\text{CCB}} = 3$ | Units | | |--------------------|---------|------------------------------|---------------------------------------------------------------|----------------------|--------------------------------------------|-------------------|---------| | 1 at afficters | (Input) | (Output) | $C_{L} = 50p$ | $F, R_L = 500\Omega$ | $C_L = 50 pF$ | $R_L = 500\Omega$ | | | | | | Min. | Max. | Min. | Max. | | | $t_{ m PHL}$ | A | В | 1 | 5.6 | 1 | 7.1 | | | $t_{\rm PLH}$ | A | D | 1 | 5.3 | 1 | 7.2 | | | $t_{ m PHL}$ | В | A | 1 | 5.0 | 1 | 6.4 | | | $t_{\rm PLH}$ | В | A | 1 | 5.2 | 1 | 6.6 | | | t <sub>PZL</sub> | ŌĒ | A | 1 | 8.0 | 1 | 9.0 | | | t <sub>PZH</sub> | OE | A | 1 | 7.8 | 1 | 8.8 | | | t <sub>PZL</sub> | ŌĒ | В | 1 | 8.1 | 1 | 9.1 | ns | | t <sub>PZH</sub> | | В | 1 | 8.4 | 1 | 8.8 | lis lis | | $t_{PLZ}$ | ŌĒ | Α | 1 | 7.1 | 1 | 7.3 | | | t <sub>PHZ</sub> | OE | A | 1 | 7.3 | 1 | 7.5 | | | $t_{PLZ}$ | ŌĒ | В | 1 | 7 | 1 | 7.5 | | | t <sub>PHZ</sub> | | В | 1 | 7 | 1 | 7.6 | | | t <sub>SK(O)</sub> | | o-Output<br>w <sup>(8)</sup> | | 1.5 | | 1.5 | | #### Note: 8. Skew between any two outputs of the same device, switching in the same direction. Parameter guaranteed by design. 5 C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is derived from dynamic operating current consumption (I<sub>CCD</sub>) at no output loading and operating at 50% duty cycle, C<sub>PD</sub> is related to I<sub>CCD</sub> dynamic operating current by the expression: I<sub>CCD</sub> = (C<sub>PD</sub>)(V<sub>CC</sub>)(f<sub>IN</sub>) +(I<sub>CC</sub> static) ### **Power- Up Considerations** To avoid excessive supply current, bus contention or oscillation during power-up, the following guidelines should be followed: - 1. Connect ground first before any supply voltage is applied. - 2. Power up V<sub>CCA</sub>, which is the control side of the device. - 3. Ramp $\overline{OE}$ ahead of or with $V_{CCA}$ to help prevent bus contention - 4. Ramp DIR with V<sub>CCA</sub> if DIR high is needed (A bus to B bus). Otherwise keep DIR Low. # PARAMETER MEASUREMENT INFORMATION FOR A TO B PORT $V_{CCA}$ =2.7V TO 3.6V and $V_{CCB}$ = 5V ± 0.5V Figure 1. Load Circuit and Voltage Waveforms 6 #### **Notes:** - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input impulses are supplied by generators having the following characteristics: $PRR \le 10 \text{ MHz}$ , $Z_O = 50\Omega$ , $t_R \le 2.5 \text{ns}$ , $t_F \le 2.5 \text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. # PARAMETER MEASUREMENT INFORMATION FOR B TO A PORT $V_{CCA}$ =2.7V TO 3.6V and $V_{CCB}$ = 5V ± 0.5V Figure 2. Load Circuit and Voltage Waveforms 7 #### **Notes:** - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input impulses are supplied by generators having the following characteristics: $PRR \le 10 \text{ MHz}$ , $Z_O = 50\Omega$ , $t_R \le 2.5 \text{ns}$ , $t_F \le 2.5 \text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. # PARAMETER MEASUREMENT INFORMATION FOR A TO B AND B TO A $V_{CCA}$ =2.7V TO 3.6V and $V_{CCB}$ = 3.3V ± 0.3V Figure 2. Load Circuit and Voltage Waveforms 8 #### **Notes:** - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input impulses are supplied by generators having the following characteristics: $PRR \le 10 \text{ MHz}$ , $Z_O = 50\Omega$ , $t_R \le 2.5 \text{ns}$ , $t_F \le 2.5 \text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. # Packaging Mechanical: 24-pin TSSOP (L) # Packaging Mechanical: 24-pin QSOP (Q) 9 09/10/03 # Packaging Mechanical: 24-pin SOIC (S) # **Ordering Information** | Ordering Code | Package Code | Package Desription | |-----------------|--------------|---------------------------------------------| | PI74LVCC3245AL | L | 24-pin, 173-mil wide plastic TSSOP | | PI74LVCC3245ALE | L | Pb-free, 24-pin, 173-mil wide plastic TSSOP | | PI74LVCC3245AQ | Q | 24-pin, 150-mil wide plastic QSOP | | PI74LVCC3245AS | S | 24-pin, 300-mil wide plastic SOIC | #### **Notes:** 1. Thermal characteristics can be found on the company web site at http://www.pericom.com/packaging/ Pericom Semiconductor Corporation • 1-800-435-2336 • http://www.pericom.com