

Ultra High-Speed Mixed Signal ASICs

Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

#### ASNT5144-KMC 8-35*GHz* Automatic Frequency Doubler

- High-speed frequency doubler with automatic output duty cycle correction.
- Output duty cycle always 50% with internal feedback turned on.
- Manual output duty cycle control available.
- Exhibits low jitter and limited temperature variation over industrial temperature range.
- Ideal for high speed proof-of-concept prototyping.
- Fully differential CML input interfaces.
- Fully differential CML output interface with 600mV single-ended swing.
- Single +3.3V or -3.3V power supply.
- Power consumption: 660*mW*.
- Fabricated in SiGe for high performance, yield, and reliability.
- Custom CQFP 24-pin package.





Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

#### DESCRIPTION



Fig. 1. Functional Block Diagram

The temperature stable ASNT5144-KMC SiGe IC provides broadband frequency multiplication, and is intended for use in high-speed measurement / test equipment. The IC shown in Fig. 1 can receive a high-speed clock input signal ip/in, and deliver a high-speed double-frequency clock output signal outp/outn. There are two duty cycle correction feedback loops. The first loop adjusts the duty cycle of the input signal, and the second loop controls the final output signal duty cycle. Activation of the loops is controlled via the onfb control port as shown in Table 1.

| fbon               | Input FB loop | <b>Output FB loop</b> |
|--------------------|---------------|-----------------------|
| vee                | off           | off                   |
| VCC                | off           | on                    |
| not connected (nc) | on            | on                    |

Table 1. Feedback Loops Activation by onfb

When both feedback loops are activated, the output clock's duty cycle is automatically kept at about 50%. To ensure correct operation of the feedback block within a wide range of frequencies, the optional control port crl can be set to vee/vcc/nc according to Table 2. The duty cycle may also be adjusted manually via tuning ports icntp/icntn when feedback is turned off.

| crl                | Frequency Range (GHz) |
|--------------------|-----------------------|
| vee                | 4.3 - 12.9            |
| VCC                | 6.6 - 19.7            |
| not connected (nc) | 13 - 38.9             |

Table 2. Frequency Ranges at crl settings

The part's I/O's support the CML logic interface with on chip 50*Ohm* termination to vcc, and may be used differentially, AC/DC coupled, single-ended, or in any combination (also see POWER SUPPLY CONFIGURATION). In the DC-coupling mode, the input signal's common mode voltage should comply with the specifications shown in ELECTRICAL CHARACTERISTICS. In the AC-coupling mode, the input termination provides the required common mode voltage automatically. The differential DC signaling mode is recommended for optimal performance.



Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

# POWER SUPPLY CONFIGURATION

The part can operate with either a negative supply (vcc = 0.0V = ground and vee = -3.3V), or a positive supply (vcc = +3.3V and vee = 0.0V = ground). In case of the positive supply, all I/Os need AC termination when connected to any devices with 50*Ohm* termination to ground. Different PCB layouts will be needed for each different power supply combination.

#### All the characteristics detailed below assume vcc = 0.0V and vee = -3.3V.

## **ABSOLUTE MAXIMUM RATINGS**

Caution: Exceeding the absolute maximum ratings shown in Table 3 may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All min and max voltage limits are referenced to ground.

| Parameter                   | Min | Max  | Units     |
|-----------------------------|-----|------|-----------|
| Supply Voltage (vee)        |     | -3.6 | V         |
| Supply current              |     | 200  | mA        |
| RF Input Voltage Swing (SE) |     | 1.0  | V         |
| Case Temperature            |     | +90  | <i>°C</i> |
| Storage Temperature         | -40 | +100 | °С        |
| Operational Humidity        | 10  | 98   | %         |
| Storage Humidity            | 10  | 98   | %         |

Table 3. Absolute Maximum Ratings.

# **TERMINAL FUNCTIONS**

| Γ     | TERMINAL                                           |            | DESCRIPTION                                                           |                                            |  |
|-------|----------------------------------------------------|------------|-----------------------------------------------------------------------|--------------------------------------------|--|
| Name  | No.                                                | Туре       |                                                                       |                                            |  |
|       | High-Speed I/Os                                    |            |                                                                       |                                            |  |
| ip    | 21                                                 | CML input  | Differential clock inputs with internal SE 500hm termination          |                                            |  |
| in    | 23                                                 |            | to VCC.                                                               |                                            |  |
| outp  | 11                                                 | CML output | Differential clock outputs with internal SE 500hm termination         |                                            |  |
| outn  | 9                                                  |            | to vcc. Require external SE 500hm termination to vcc.                 |                                            |  |
| onfb  | 15                                                 | 3.3V CMOS  | Digital Control Signal with 6.6KOhm termination to vee                |                                            |  |
| crl   | 17                                                 | 3.3V CMOS  | 3-State Digital Control Signal with 4.6KOhm termination to            |                                            |  |
|       |                                                    |            | vee and 6.6KOhm termination to vcc                                    |                                            |  |
| icntp | 3                                                  | CML input  | Differential tuning ports with internal 100 <i>Ohm</i> termination to |                                            |  |
| icntn | 5                                                  |            | VCC.                                                                  |                                            |  |
|       | Supply and Termination Voltages                    |            |                                                                       |                                            |  |
| Name  | NameDescriptionPin Number                          |            |                                                                       | Pin Number                                 |  |
| vcc   | vcc Positive power supply. $(+3.3V \text{ or } 0)$ |            | supply. (+3.3 <i>V</i> or 0)                                          | 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 |  |
| vee   | e Negative power supply. $(0V \text{ or } -3.3V)$  |            | supply. (0 <i>V</i> or -3.3 <i>V</i> )                                | 1, 7, 13, 19                               |  |



Ultra High-Speed Mixed Signal ASICs

Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

# ELECTRICAL CHARACTERISTICS

| PARAMETER                     | MIN                        | TYP     | MAX       | UNIT        | COMMENTS                           |
|-------------------------------|----------------------------|---------|-----------|-------------|------------------------------------|
|                               | General Parameters         |         |           |             |                                    |
| vee                           | -3.1                       | -3.3    | -3.5      | V           | $\pm 6\%$                          |
| VCC                           |                            | 0.0     |           | V           | External ground                    |
| Ivee                          |                            | 200     |           | mА          |                                    |
| Power consumption             |                            | 660     |           | mW          |                                    |
| Junction temperature          | -40                        | 25      | 125       | °C          |                                    |
|                               |                            | H       | S Input ( | Clock (ip/i | in)                                |
| Frequency                     | 4                          |         | 17.5      | GHz         |                                    |
| Swing                         | 0.05                       |         | 1.0       | V           | Differential or SE, p-p            |
| CM Voltage Level              | vcc-0.8                    |         | VCC       | V           | Must match for both inputs         |
|                               |                            | HS O    | utput Cl  | ock (outp   | /outn)                             |
| Frequency                     | 8                          |         | 35        | GHz         |                                    |
| Logic "1" level               |                            | VCC     |           | V           |                                    |
| Logic "0" level               |                            | vcc-0.6 |           | V           | With external 500hm DC termination |
| Rise/Fall times               | 6                          | 8       | 10        | ps          | 20%-80%                            |
| Output Jitter                 |                            |         | 1         | ps          | Peak-to-peak                       |
| Duty cycle                    |                            | 50      |           | %           | For clock signal with feedback on  |
| CMOS Conrol Ports (onfb, crl) |                            |         |           |             |                                    |
| onfb                          | 0                          |         | 3.3       | V           | See Table 1                        |
| crl                           | 0                          | nc      | 3.3       | V           | See Table 2                        |
|                               | Tuning Ports (icntp/icntn) |         |           |             |                                    |
| Bandwidth                     | DC                         |         | 100       | MHz         |                                    |
| Swing                         |                            | vcc-0.4 |           | V           | Differential                       |
| CM Voltage Level              | vcc-0.4                    |         | VCC       | V           | Must match for both inputs         |

### PACKAGE INFORMATION

The chip die is housed in a custom 24-pin CQFP package shown in Fig. 2. The package provides a center heat slug located on its back side to be used for heat dissipation. ADSANTEC recommends for this section to be soldered to the **vcc** plain, which is ground for a negative supply, or power for a positive supply.

The part's identification label is ASNT5144-KMC. The first 8 characters of the name before the dash identify the bare die including general circuit family, fabrication technology, specific circuit type, and part version while the 3 characters after the dash represent the package's manufacturer, type, and pin out count.

This device complies with Commission Delegated Directive (EU) 2015/863 of 4 June 2015 amending Annex II to Directive 2011/65/EU of the European Parliament and of the Council as regards the list of restricted substances (Text with EEA relevance) on the restriction of the use of certain hazardous substances in electrical and electronics equipment (RoHS Directive) in accordance with the definitions set forth in the directives for all ten substances.



Ultra High-Speed Mixed Signal ASICs

Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com



 $\geq$ 

Fig. 2. CQFP 24-Pin Package Drawing (All Dimensions in mm)

#### **REVISION HISTORY**

| Revision | Date    | Changes                                    |  |  |  |
|----------|---------|--------------------------------------------|--|--|--|
| 1.0.2    | 01-2021 | Corrected title                            |  |  |  |
|          |         | Corrected description of feedback controls |  |  |  |
|          |         | Corrected frequency range                  |  |  |  |
|          |         | Corrected power consumption                |  |  |  |
| 0.2.2    | 06-2020 | Corrected minimum frequency                |  |  |  |
| 0.1.2    | 03-2020 | Preliminary release.                       |  |  |  |